RESEARCH ARTICLE | AUGUST 04 2025

# Epitaxial growth of up to 120× {Si<sub>0.8</sub>Ge<sub>0.2</sub>/Si} bilayers in view of three dimensional dynamic random access memory applications

R. Loo  $\blacksquare$  0; M. Beggiato 0; Y. Shimura 0; N. Rassoul 0; W. Vanherle; F. Seidel 0; K. Paulussen 0; A. Merkulov 0; M. Ayyad 0; I. Lee; A. Belmonte 0; R. Langer 0



J. Appl. Phys. 138, 055702 (2025) https://doi.org/10.1063/5.0260979





### Articles You May Be Interested In

200-period Si/Si<sub>0.8</sub>Ge<sub>0.2</sub> superlattice structure growth and characterization for vertical stacked DRAM *Appl. Phys. Lett.* (June 2025)

Thermoelectric performance of  $Si_{0.8}Ge_{0.2}/Si$  heterostructures synthesized by MBE and sputtering AIP Conf. Proc. (August 1994)

GaP collector development for SiGe heterojunction bipolar transistor performance increase: A heterostructure growth study

J. Appl. Phys. (April 2012)





## Epitaxial growth of up to 120× {Si<sub>0.8</sub>Ge<sub>0.2</sub>/Si} bilayers in view of three dimensional dynamic random access memory applications

Cite as: J. Appl. Phys. 138, 055702 (2025); doi: 10.1063/5.0260979 Submitted: 28 January 2025 · Accepted: 15 July 2025 · Published Online: 4 August 2025







R. Loo, <sup>1,2,a)</sup> DM. Beggiato, DY. Shimura, DN. Rassoul, DW. Vanherle, F. Seidel, DK. Paulussen, DW. Vanherle, DW. Vanherle, DW. Vanherle, DW. Paulussen, DW. Paulussen, DW. Vanherle, DW. Vanherle, DW. Vanherle, DW. Paulussen, DW. Vanherle, A. Merkulov, 1 D M. Ayyad, 1 D I. Lee, 1 A. Belmonte, 1 D and R. Langer 1 D

### **AFFILIATIONS**

### **ABSTRACT**

Epitaxially grown  $Si/Si_{1-x}Ge_x$  multi-stacks with  $\geq 100$  bilayers ( $\geq 200$  sublayers) are being considered for three dimensionally vertically stacked dynamic random access memory devices. Because of the lattice mismatch between Si<sub>1-x</sub>Ge<sub>x</sub> and Si, the high total layer thickness, 8 and the need for sharp interfaces, it is challenging to develop a low cost epitaxial growth process. This work describes the material characteristics of multi-stacks containing up to 120 pairs (241 sub-layers) of  $\{65 \text{ nm Si/10 nm Si}_{0.8}\text{Ge}_{0.2}\}$  epitaxially grown on 300 mm Si wafers, with fully strained layer stacks at the inner part of the wafers. This Ge concentration allows a high etching selectivity during selective lateral 8 Si<sub>0.8</sub>Ge<sub>0.2</sub> removal later in the device fabrication. However, misfit dislocations are formed near the rim of the wafer, as the wafer edge lowers the energy barrier to form misfit locations. The drive for layer relaxation is reduced by reducing the lattice mismatch between Si and  $\frac{1}{6}$ Si<sub>1-x</sub>Ge<sub>x</sub>. This can be done either by adding carbon into the Si<sub>1-x</sub>Ge<sub>x</sub> or by reducing the Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub> layers. It will also 🕏 be discussed how deposition on the reactor quartz tube might affect the temperature of the growing surface, leading to drifts in both layerto-layer and within-wafer uniformities, and how these issues can be mitigated.

© 2025 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). https://doi.org/10.1063/5.0260979

### I. INTRODUCTION

Future scaling schemes of dynamic random access memory (DRAM) devices are expected to switch from vertical channel structures to three dimensionally (3D) stacked horizontal channel structures, schematically illustrated in Fig. 1 and similar to the gate all around (GAA) concept of metal-oxide semiconductor (MOS) devices.<sup>1-5</sup> Device fabrication will start with the epitaxial growth of an epitaxial Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-stack, where ≥100 bilayers are targeted (≥200 sublayers). The Ge concentration in the  $Si_{1-x}Ge_x$  should be sufficiently high, to enable, after fin patterning, a lateral Si<sub>1-x</sub>Ge<sub>x</sub> removal with high etch selectivity to the adjacent Si layers.<sup>6–8</sup> On the other hand, the lattice mismatch between Si<sub>1-x</sub>Ge<sub>x</sub> and Si sets a risk for layer relaxation, which can occur either via the formation of misfit dislocations or, at higher growth temperatures, via the so-called 3D island growth. 9-12 Layer relaxation via the formation of

misfit dislocations has indeed been reported for multi-stacks consisting of 15 pairs of  $\{20 \text{ nm Si}/40 \text{ nm Si}_{0.7}\text{Ge}_{0.3}\}$ , 19 pairs of  $\{32 \text{ nm}$ Si/24 nm  $Si_{0.8}Ge_{0.2}$ , and >6 pairs of  $\{30 \text{ nm} \text{ Si}/53-63 \text{ nm}\}$ Si<sub>0.795</sub>Ge<sub>0.205</sub>. In case of Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-stacks for 3D DRAM applications, the risk for strain relaxation is reduced by considering thick Si/thin  $Si_{1-x}Ge_x$  layers. <sup>1,3,4</sup> The lateral  $Si_{1-x}Ge_x$  recess is then followed by a vertical Si thinning to obtain the required thickness for the Si channels. For epitaxial  $Si/Si_{1-x}Ge_x$  multi-stacks with  $\geq 100$ bilayers and  $Si_{1-x}Ge_x$  thicknesses of 10-15 nm, the total  $Si_{1-x}Ge_x$ thickness still exceeds the theoretical critical thickness for layer relaxation.9-11 Avoiding layer relaxation of the metastable epi-stack remains challenging, especially at the edge of the wafer 12,16,17 and if growth imperfections are locally present.<sup>18</sup> The latter is affected by the choice of the epitaxial growth conditions, e.g., in view of maximizing processing throughput.<sup>19</sup> Other challenges are the up to a factor 1000 difference in individual and total layer thickness, the

<sup>&</sup>lt;sup>1</sup>Imec, Kapeldreef 75, 3001 Leuven, Belgium

<sup>&</sup>lt;sup>2</sup>Department of Solid-State Sciences, Ghent University, Krijgslaan 281, building S1, 9000 Ghent, Belgium

a) Author to whom correspondence should be addressed: roger.loo@imec.be



FIG. 1. Schematic of the 3D DRAM architecture.

requirement to maintain steep interfaces between individual layers, and the required uniformity control in thickness and composition not only laterally over the wafer but also through the stack from top-to-bottom and for each individual layer. Indeed, changes in the substrate surface temperature have been reported during the epitaxial growth of Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-layers both on bulk Si<sup>13</sup> and on Si-on-oxide (SOI) wafers. <sup>20</sup> In the case of Si/Si<sub>1-x</sub>Ge<sub>x</sub> growth on bulk Si, the changes in substrate surface temperature are affected by the deposition on the reactor quartz tube as discussed later in this paper. Finally, the wafer bow needs to be kept under control to enable accurate lithography steps after the layer growth.

The current paper describes the material properties of  $\{20\text{-}65 \text{ nm Si}/10\text{-}15 \text{ nm Si}_{1-x}\text{Ge}_x\}$  multi-layers epitaxially grown on 300 mm Si wafers. After a motivation of the choice of the used process conditions, the material characteristics of a multi-stack containing 120 pairs (241 sub-layers) of  $\{65 \text{ nm Si}/10 \text{ nm Si}_{0.8}\text{Ge}_{0.2}\}$  will be presented, showing a fully strained layer stack at the inner part of the wafer. At the edge of the wafer, misfit dislocations are nevertheless present. Next, it will be discussed how the lateral thickness uniformity over the wafer might vary during growth. This effect is reduced by improving the control of the reactor quartz temperature. In this section, the vertical layer-to-layer uniformity will also be reported. For 30 bilayer stacks, it will finally be shown, how the density of misfits at the wafer edge varies as a function of the lattice mismatch.

### II. GROWTH AND CHARACTERIZATION PROCEDURES

The epitaxial layers on top of 300 mm Si(001) wafers were grown in production compatible ASM Intrepid® RP-CVD cluster tools. In addition, a few Si<sub>1-x-y</sub>Ge<sub>x</sub>C<sub>y</sub> growth studies on 200 mm Si(001) wafers have been performed, using an ASM Epsilon®2000 epireactor. These systems are equipped with horizontal, cold wall, single wafer, load locked reactors each with a lamp-heated graphite susceptor in a quartz tube. The process temperature is monitored and controlled by thermocouples placed in the susceptor. The two available ASM Intrepid® RP-CVD cluster tools are different hardware generations. An important difference is the cooling of the reactor tube. The newer tool allows to control the reactor tube temperature.

Before layer deposition, the Si(001) wafer surface received a conventional wet-chemical clean. The native oxide has been removed

in situ by a thermal treatment at a sufficiently high temperature (>1000 °C). Careful optimization of the temperature profile within the epi-reactor allows to avoid the formation of slip lines during the pre-epi bake. Epitaxial growth was carried out at a reduced pressure using H2 as carrier gas and conventional precursor gases {SiH4, SiH<sub>2</sub>Cl<sub>2</sub>, GeH<sub>4</sub> [5% (Intrepid®) or 1% (Epsilon®) diluted in H<sub>2</sub>], and  $B_2H_6$  (50 ppm diluted in  $H_2$ )}. The  $Si_{1-x}Ge_x$  layers were always nominally undoped. The Si layers were either undoped or contained a nominal boron concentration of  $1 \times 10^{18}$  cm<sup>-3</sup>. This doping concentration is too low to expect any measurable impact on the growth behavior. The ASM Epsilon®2000 also contains a connection to a precursor gas for carbon doping (SiH<sub>3</sub>CH<sub>3</sub>, 1% diluted in H<sub>2</sub>). During layer growth, the wafer rotates with a speed of 35 rotations per minute. The layer thickness over the wafer has been fine-tuned by growing single Si<sub>1-x</sub>Ge<sub>x</sub> layers and Si-cap/Si<sub>1-x</sub>Ge<sub>x</sub> double layers and measuring the thickness profiles over the wafers for different temperature settings during the growth. Optimizing the H2 carrier gas flow and the temperature profile during layer growth has been enabled relative standard deviations in layer thickness <1.3%.

The layer stack as targeted for 3D DRAM applications consists of a multi-stack with repeating Si/Si<sub>1-x</sub>Ge<sub>x</sub> bilayers where the individual layer thicknesses are defined by the device integration scheme.<sup>1–5</sup> In the current work, the number of repeating bilayers has been varied between 3 and 120, and the nominal Si and Si<sub>1-x</sub>Ge<sub>x</sub> thicknesses have been set to 20, 30, 60, or 65 nm for Si and to 10 or  $15\,\text{nm}$  for  $\text{Si}_{1-x}\text{Ge}_x\text{,}$  respectively. In some cases, an additional boron doped Si buffer layer has been grown in between the Si substrate and the Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-stack. After the epitaxial growth of the multistack, the substrate can suffer from a severe wafer deformation, which varies as a function of the number of bilayers, the composition of the Si<sub>1-x</sub>Ge<sub>x</sub> layers, and the strain state of the layer stack. This wafer deformation has been measured using a Patterned Wafer Geometry tool (PWG5<sup>TM</sup>) from KLA.<sup>24</sup> Wafer bows exceeding <sup>N</sup>g  $100 \,\mu \text{m}$  have been compensated by depositing a compressive silicon  $\overset{\circ}{\otimes}$ nitride stressor layer on the wafer backside.<sup>25</sup> Before depositing the nitride stressor, the front side of the wafer was covered by a protective 1 µm thick deposited silicon oxide layer, which was afterwards removed by a buffered HF solution. Still, backside deposition of the silicon nitride stressor might create some damage/add some particles on the front side of the wafer. These types of particles/damages are not related to the epi processing.

A broad range of material characterization techniques have been used to study the epitaxial material properties. Light scattering is generally accepted to determine wafer quality and cleanliness. The technique is also suitable to study the crystalline quality after hetero epitaxy. 12,26–29 Non-uniformities on the wafer surface will cause increased light scattering. Besides the signal from large size imperfections such as particles, there is a background signal that contains information about surface roughness and surface defects. The low frequency component of the background signal (haze) of such a light scattering tool can be related to a slowly varying surface roughness. Imperfections and haze data are collected from a wafer surface by illumination with a laser beam, collecting the scattered light through an optics system, and amplifying the scattered light with a photomultiplier tube. In this work, the approach reported in Ref. 29 has been followed using the KLA Surfscan® SP5, which executes both the inspection and the in-line data analysis. After

the signal is collected, the resulting data are analyzed to determine the presence of Light Point Defects (LPDs) aligned either horizontally or vertically. It is well-known that Si<sub>1-x</sub>Ge<sub>x</sub> strain relaxation goes together with the formation of misfit dislocation causing a typical crosshatch pattern on the wafer surface. 10-12 The crosshatch pattern is vertically (i.e., perpendicular to the tangent at the wafer notch) or horizontally aligned (perpendicular to the previous ones) and as such, it is possible to use this characteristic for their classification.<sup>29</sup> Surface haze maps and scattered light intensity plots have been taken with edge exclusions of 3 mm. The surface morphology was further studied by in-line atomic force microscopy (AFM) using an automated Park NX-3DM from Park Systems, by in-line scanning electron microscopy (SEM) inspections using automated defect inspection systems which probe several regions over the wafer such as the KLA Electron-Beam Wafer Defect Review (EDR<sup>TM</sup>) System, and the automated optical inspection system.<sup>30</sup> The observed surface morphologies after epitaxial growth did not show clear differences compared to those of the incoming wafers. The presence/absence of misfit dislocations was also studied by room temperature photoluminescence (PL) measurements, which have been performed using a production compatible En-Vision-3000 system from Semilab. This inspection system allows for automatic 200/300 mm wafer tests and targets quick, non-contact and non-destructive detection of nm scale PL active buried defects. The Micro-PL measurement, for characterizing optical properties of materials on a micrometer scale, is based on a high intensity illumination at 532 nm. The detection is carried out at either band-to-band PL, with a peak intensity at 1100 nm (1.127 eV), or using a 1400 nm long pass filter for 1400–1600 nm (0.89–0.78 eV).

The Ge concentration in Si<sub>1-x</sub>Ge<sub>x</sub> layers, the Si and Si<sub>1-x</sub>Ge<sub>x</sub> layer thicknesses, and the possible presence of layer relaxation were extracted from high resolution x-ray diffraction (HRXRD)  $\omega - 2\theta$ scans and reciprocal space maps (RSMs) using Bruker JVX7300M x-ray metrology tools. Also, the individual thicknesses of Si/Si<sub>1-x</sub>Ge<sub>x</sub> bilayers have been measured by HRXRD collecting data points at six different positions over the wafer (line scan from wafer center to 20 mm from the edge). In case of multi-stacks, data fitting was done assuming a repetition of Si/Si<sub>1-x</sub>Ge<sub>x</sub> bilayers with identical layer thicknesses and composition. For single Si<sub>1-x</sub>Ge<sub>x</sub> layers and for Si/Si<sub>1-x</sub>Ge<sub>x</sub> double layers, the within-wafer uniformity of individual layer thicknesses was measured by means of spectroscopic ellipsometry (KLA Spectra CDTM100) following the measurement routines described in Refs. 33 and 34 (49 point line scan over the full diameter with 5 mm edge exclusion). Multi-stacks with 3-120 {Si/Si<sub>1-x</sub>Ge<sub>x</sub>} bilayers were also studied by cross-sectional transmission electron microscopy (TEM) to confirm two-dimensional layer by layer growth, to confirm the absence or presence of misfit and threading dislocations, and to study possible variations in individual layer thicknesses through the layer stack. Energy-dispersive x-ray spectroscopy (EDX) was used to study possible top-down variations in composition. The interface abruptness between two sublayers of the epi-stack has been characterized by high-angle annular dark field scanning transmission electron microscopy (HAADF-STEM).35 The TEM specimens were prepared by focused ion beam (FIB) with a target lamella thickness of ~80 nm. The effect of the lamella thickness on the extracted interface thickness is supposed to be negligible. Si and Ge depth profiles have been obtained by secondary ion mass spectrometry (SIMS) using an ultra-low energy capable SIMS instrument (SC-Ultra) with an O<sub>2</sub><sup>+</sup> sputtering beam of 150–500 eV.<sup>36</sup> A Cs<sup>+</sup> beam has been used to verify the absence of background contamination of oxygen and carbon as this provides a lower detection limit ( $\sim 2 \times 10^{17}$  cm<sup>-3</sup> for both elements).

### **III. CHOICE OF GROWTH CONDITIONS**

Using Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-stacks, with ≥100 bilayers for 3D DRAM applications, sets a need to develop low cost deposition schemes. This requires high throughput processing, which is typically achieved at higher growth temperatures. 19,37,38 On the other hand, a maximum in growth temperature is set by the requirements to enable 2D layer growth, steep gradients in concentrations at the  $\text{Si}/\text{Si}_{1-x}\text{Ge}_x$  and  $\text{Si}_{1-x}\text{Ge}_x/\text{Si}$  interfaces, and aiming a defect free and fully strained layer stack without the presence of misfit dislocations. 9-12,16 At low growth temperatures, the abruptness of the compositional change at Si/Si<sub>1-x</sub>Ge<sub>x</sub> interfaces is limited by Ge segregation occurring during Si layer growth on top of the  $Si_{1-x}Ge_x$  surface. The most abrupt interfaces have been obtained when using a chlorinated chemistry. 39,40 This sets a preference for using dichlorosilane (DCS, SiCl<sub>2</sub>H<sub>2</sub>) as Si precursor gas. However, in the given temperature range, it provides significantly lower deposition rates compared to SiH<sub>4</sub>, especially for the Si-growth.<sup>37,38</sup> The use of DCS sets, therefore, a need to use a higher growth temperature, which increases the risk for Si/Ge interdiffusion in the first layers while growth proceeds. The effect of process temperature on Si/Ge intermixing during epitaxial growth is a illustrated in Fig. 2. A series of epitaxial layers have been grown with the stack shown in Fig. 2(a) and using identical growth conditions for all layers. The epitaxial growth was immediately followed by an 8 in situ post epi anneal at different temperatures and for a total duration, which is similar to the deposition time as needed for the epitaxial growth of ~100 {Si/Si<sub>1-x</sub>Ge<sub>x</sub>} bilayers when using DCS as Si & precursor gas. This allows to study the possible presence of Si/Ge interdiffusion without suffering from degradations in depth resolution during the SIMS measurement, which would be a limitation in case of real multi stacks with a total of 100 bilayers. Figures 2(b) and 2(c) show the Si/Ge intermixing for the different post-epi annealing temperatures. The increment of the width of the Ge profile indicates that a measurable Si/Ge intermixing is seen for all post-growth annealing conditions used in this experiment (≥755 °C). At these growth temperatures, Si/Ge intermixing will cause a degradation of the interface sharpness during the deposition of tall multi-stacks. The use of SiH<sub>4</sub> as Si precursor gas during Si-growth allows to reduce the growth temperature while still obtaining acceptable growth rates. In this case, the Si/Ge intermixing is significantly lower as confirmed by the SIMS data shown in Fig. 3. An epi-stack of 10 nm  $Si_{0.8}Ge_{0.2}$ -cap/6× {65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>} has been grown. In case of the second wafer, the growth has been interrupted after the deposition of the last Si-layer while keeping the reactor temperature at the growth temperature (675 °C) and this for a duration which is equivalent to the deposition of 60 additional bilayers. The SIMS spectra of both samples are exactly overlapping, which shows that the Si/Ge intermixing is below the detection limit of the measurement technique. Unfortunately, it is not possible to compare the interface







FIG. 2. (a) Si/Si<sub>0.82</sub>Ge<sub>0.18</sub> multi-stack processed to study the impact of high temperature growth on Si/Ge intermixing. The epitaxial growth was followed by in situ post-epi anneals at different temperatures and a duration of 172 min. (b) and (c) Ge profiles as measured by SIMS and for different post-epi anneals. (b) Full layer stacks and (c) area around the topmost Si<sub>0.82</sub>Ge<sub>0.18</sub> layers. The x-axis of the profiles has been slightly re-aligned to correct for small differences in sputter rates during the SIMS measurements.

sharpness for the spectra shown in Fig. 2 vs those shown in Fig. 3, as the SIMS measurement conditions were not identical. The spectra reported in Fig. 3 have been extracted with a higher sputter energy of the O<sup>2+</sup> beam, which degrades depth resolution. If not mentioned differently, the epitaxial layers discussed in the remaining sections have been grown with this set of growth conditions. Si<sub>1-x</sub>Ge<sub>x</sub> layers have been grown using SiH<sub>2</sub>Cl<sub>2</sub> and GeH<sub>4</sub> and Si-layers with SiH<sub>4</sub>, both at a growth temperature of 675 °C.

### IV. CHARACTERISTICS OF Si/Si<sub>1-x</sub>Ge<sub>x</sub> MULTI-LAYERS AND PROCESS IMPROVEMENTS

### A. 120× {65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>}

Cross-sectional TEM images confirm the excellent material quality with two-dimensional layer growth and smooth Si/Si<sub>1-x</sub>Ge<sub>x</sub>

and Si<sub>1-x</sub>Ge<sub>x</sub>/Si interfaces as shown in Fig. 4(a) for a multi-stack consisting of 120 pairs of  $\{65\,\text{nm Si}/10\,\text{nm Si}_{0.8}\text{Ge}_{0.2}\}$  layers. No misfit or threading dislocations are detected. EDX measurements confirm a constant Si<sub>0.8</sub>Ge<sub>0.2</sub> layer-to-layer composition from top to bottom. The high material quality and the absence of strain relaxation have been confirmed by RSM [Fig. 4(b)]. The red arrow shows the position of the peak assigned to the Si substrate. 8 The multiple higher-order satellite peaks are assigned to the multi-stack and are vertically aligned with respect to the Si substrate peak. This indicates that no strain relaxation can be measured for the 120 g bilayer stack. The thickness fringes are well resolved and the peak sharpness [in Q(x) direction] is given by the resolution limit of the measurement setup. The absence of layer relaxation for a total  $^{\mbox{\ensuremath{\varpi}}}$ nominal Si<sub>0.8</sub>Ge<sub>0.2</sub> thickness of 1.2 µm is remarkable as it is far above the theoretical critical thickness for layer relaxation







FIG. 3. Ge profiles as measured by SIMS for two multi-stacks consisting of 10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>-cap/6×(65 nm Si/10 nm Si<sub>0.82</sub>Ge<sub>0.18</sub>)//Si substrate. The layer for which the Ge profile is plotted in blue, received an additional in situ anneal at 675 °C for 152 min in between the last Si-layer and the Si<sub>0.8</sub>Ge<sub>0.2</sub>-cap. (a) Ge profiles over the full depth of the epi-layer, (b) Ge profiles around the sixth Si<sub>0.8</sub>Ge<sub>0.2</sub>-layer, and (c) Ge profiles around the first (deepest) Si<sub>0.8</sub>Ge<sub>0.2</sub>. The x-axis of the profiles has been slightly re-aligned to correct for small differences in sputter rates during the SIMS measurements.



FIG. 4. (a) Cross-sectional TEM image and (b) RSM around 224 reciprocal lattice points as measured for an epitaxial multi-stack consisting of 10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>-cap/120×(65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>)///Si substrate and obtained at the center of the wafer.

(15 nm for a single Si<sub>0.8</sub>Ge<sub>0.2</sub> layer<sup>10</sup>) and also above the experimental critical thickness reported for a single Si<sub>0.8</sub>Ge<sub>0.2</sub> layer (<300 nm<sup>11</sup>), although it is known that higher metastable critical thicknesses can be reached for Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-layers. Still, the capability to deposit a total Si<sub>0.8</sub>Ge<sub>0.2</sub> thickness of 1.2 µm without measurable layer relaxation is only possible by growing the epitaxial layer at a sufficiently low temperature and by minimizing contamination such as particles and oxide incorporation in the epitaxial layer. 12,18,41 The oxide and carbon levels in the epitaxial layers are indeed below the SIMS detection limit ( $\sim 2 \times 10^{17} \text{ cm}^{-3}$  for both elements). This is obtained by applying a thermal removal of the native oxide before the epitaxial growth and the use of the purest process gases which are commercially available. The number of particles on the incoming 300 mm wafers can be kept below 5 for a particle size of ≥100 nm, and the choice of process gases, especially the use of DCS during Si<sub>1-x</sub>Ge<sub>x</sub> growth, allows to avoid growth imperfections. All of this increases the energy barrier that needs to be overcome to break chemical bonds at the substrate/Si<sub>1-x</sub>Ge<sub>x</sub> interface, therefore preventing the formation of misfit dislocations, except for the area near the wafer bevel as discussed in Sec. IV C.

The interface abruptness has been extracted from horizontally integrated HAADF-STEM contrast images. Figure 5(a) shows, as an example, a cross-sectional HAADF-STEM taken at the bottom part of the 120×bilayer stack discussed before. The HAADF-STEM contrast is approximately proportional to the square of the atomic number, which allows to extract the Ge depth profiles [Fig. 5(b)]. The integrated contrast has been fitted with the Sigmoid function, which is expressed as

$$f(x) = \frac{C}{1 + e^{\frac{\pm (z_0 - x)}{r}}} + b,$$
 (1)

where C and b are constants and  $z_o$  denotes the position of the interface. The value of  $4\tau$  is used as the interface thickness. <sup>42</sup> Note that the integrated contrast profile shown in Fig. 5(b) has been

obtained by integrating over a large area of the TEM specimen [in the given example, the integration was done over the area which is in Fig. 5(a) marked by the yellow square]. The extracted  $4\tau$ values include contributions from interfacial roughness and are therefore larger than the values obtained when extracting the contrast profile from a vertical line scan. The interfaces from Si g (bottom side) toward Si<sub>0.8</sub>Ge<sub>0.2</sub> (top side) are, as expected, slightly (bottom side) toward  $Si_{0.8}Ge_{0.2}$  (top side) are, as expected, slightly sharper than the interfaces from  $Si_{0.8}Ge_{0.2}$  (bottom side) toward  $Si \stackrel{\text{g}}{\underline{g}}$ (top side) [Fig. 5(b)]. For the latter one, the abruptness of the compositional change is affected by Ge segregation, occurring during Si layer growth on top of the underlying  $Si_{0.8}Ge_{0.2}$  surface. Still, the values of the interface thicknesses as extracted for the bottom layers of the multi-stack are relatively high and larger compared to those obtained for the upper part of the layer stack (Table I). This indicates that there is still some Si/Ge interdiffusion during the deposition of the epi-stack, which has, depending on the number of bilayers, a thickness of up to  $9 \mu m$ .

These material properties are obtained at the inner part of the wafer (radius of at least 10 cm from the wafer center) showing the potential of these epi-layers for 3D DRAM applications. Still, the epi-layers are not yet perfect, and some material parameters need to be improved. Examples are the vertical layer-to-layer uniformity in thickness, a degradation in within-wafer uniformity in layer thickness during the growth, and the presence of layer relaxation at the edge of the wafer. These items are discussed in Secs. IV B and IV C.

### B. Lateral and vertical control of layer thickness and composition

A critical look at the cross-sectional TEM images of Fig. 4(a) shows that the layer stack with 120 Si/Si<sub>0.8</sub>Ge<sub>0.2</sub> bilayers suffers from vertical layer-to-layer variations in layer thickness. This becomes more clear when placing the images taken at the top and bottom of the stack next to each other (Fig. 6). In the top part of the stack, the repeating bilayers are thinner compared to those at the bottom of the



FIG. 5. (a) Cross-sectional HAADF-STEM taken at the bottom part of the 120x bilayer stack reported in Figs. 4(a) and (b) corresponding to horizontally integrated contrast profile. The numbers mentioned at the Si/Si<sub>0.8</sub>Ge<sub>0.2</sub>/Si interfaces are the interface thicknesses obtained after fitting the contrast profiles with the Sigmoid function. The yellow square in (a) marks the area of the TEM specimen over which the contrast image integration was done.

stack, although exactly the same process settings have been used, including the same deposition times. This variation in layer thickness is also reflected in the XRD ( $\omega - 2\Theta$ ) spectra. In Figs. 7(a) and 7(b), the measured XRD spectrum as obtained for a multi-stack consisting of 60 bilayers is compared with the spectrum as predicted by the fitting software. The peak at 0 arcsec appears from the Si substrate and the multiple higher-order satellite peaks (mainly at negative angles) are due to the superlattice periodicity. The peaks with the higher intensities are assigned to the Si<sub>0.8</sub>Ge<sub>0.2</sub> layers, and their positions are close to those predicted by the model. This confirms that both the composition and the layer thicknesses are close to the specified values (20% Ge and 10 nm, respectively). However, at angles below −1000 arcsec, the peaks are broader and

with a lower intensity and assigned to interference fringes linked with the Si sublayers are (nearly) invisible in the measured XRD & spectrum shown in Fig. 7(a). An automatic fitting of the XRD spectrum could still be done, assuming equal thicknesses and compositions for all Si and  $Si_{1-x}Ge_x$  layers, except for the  $Si_{1-x}$ -Ge-cap layer. The fitting calculated a thickness of 11.7 nm and a Ge concentration of 22.9% for the Si<sub>1-x</sub>Ge<sub>x</sub>-cap layer and a multistack consisting of  $60\times\{64.2\,\text{nm Si}/10.7\,\text{nm Si}_{0.805}\text{Ge}_{0.195}\}$ . These thicknesses and compositions are close to the nominal values. Still, the peak broadening suggests a non-uniformity in the layer stack as confirmed by cross-sectional TEM inspections and also reported by other researchers.<sup>13</sup>

TABLE I. Si-top/Si<sub>0.8</sub>Ge<sub>0.2</sub> and Si<sub>0.8</sub>Ge<sub>0.2</sub>-top/Si interface thicknesses expressed in nm as extracted in the upper and lower parts of epitaxially grown Si/Si<sub>0.8</sub>Ge<sub>0.2</sub> multi-stacks with different numbers of bilayers.

| Wafer label                  | No. of bi-layers | First        |              | Second  |         | Third   |         | Bottom       |              |
|------------------------------|------------------|--------------|--------------|---------|---------|---------|---------|--------------|--------------|
|                              |                  | Si/SiGe      | SiGe/Si      | Si/SiGe | SiGe/Si | Si/SiGe | SiGe/Si | Si/SiGe      | SiGe/Si      |
| AL401908/D07<br>AE350987/D21 | 4                | 1.60<br>1.51 | 0.96<br>0.65 | 1.64    | 1.05    | 1.64    | 0.94    | 1.71         | 0.94         |
| AE310920/D15<br>AE314029/D02 | 60<br>120        | 1.83         | 1.30         |         |         |         |         | 2.79<br>2.86 | 2.42<br>2.59 |



**FIG. 6.** Vertical layer-to-layer variation in layer thickness illustrated by placing the cross-sectional TEM images taken at the top and bottom of the stack with 120× bilayers [Fig. 4(a)] next to each other.

The vertical variation in layer thicknesses is not seen for layers with a significantly lower total thickness. Indeed, the XRD spectra are better resolved for epi-stacks with a lower number of bilayers where we also reduced the thickness of the individual Si layers [Fig. 7(c)]. In this case, the high intensity peaks are sharper and the fringes assigned to the Si layers are clearly observed.

The vertical variation in layer thicknesses, as seen for rather thick layer stacks, goes together with a change of the within-wafer uniformity of the individual layer thicknesses. Si-cap/19 nm Si<sub>0.75</sub>Ge<sub>0.25</sub>//Si substrate double layers with different Si thicknesses have been grown to visualize the variation in within-wafer uniformity as a function of the total epitaxial layer thickness (Fig. 8). For a nominal Si-cap thickness of 250 nm, the thickness is uniform from the center (radius = 0 mm) to the last measurement point, which has been taken at 20 mm from the wafer edge. In the given case, both the relative standard deviation in thickness (1.25%) and the relative thickness range (3.6%), defined as 100 \* (maximum-minimum)/ average, are similar to the data obtained after process optimization, which is typically done by growing single Si<sub>1-x</sub>Ge<sub>x</sub> layers or Si-cap/Si<sub>1-x</sub>Ge<sub>x</sub> bilayers with thicknesses in the range of 50-80 nm. The different Si-cap/19 nm Si<sub>0.75</sub>Ge<sub>0.25</sub> double layers reported in Fig. 8 have been grown using the same process setting, except for the Si deposition time. With increasing Si-thickness, the thickness uniformity slightly degrades, especially near the edge of the wafer,



FIG. 7. (a) and (c) Measured and (b) and (d) predicted XRD ( $\omega$ -2 $\Theta$ ) scans as obtained for epitaxial multi-stacks consisting of (a) and (b) 10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>-cap/60×(65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>)//Si substrate. The measured spectra have been taken at the center of the wafer surface.



FIG. 8. Variation in within-wafer uniformity with layer thickness as extracted from XRD spectra for Si-cap/19 nm Si<sub>0.75</sub>Ge<sub>0.25</sub>//Si-substrate layers with different Si thicknesses. The position over the wafer reflects the distance from the wafer

resulting in a relative standard deviation in layer thickness of 1.8% and a relative thickness range of 5.1% as measured for the layer with a measured average Si thickness of 428 nm (nominal Si thickness of 425 nm).

Kong et al. suggested that the layer-to-layer variations are related to changes in the substrate surface temperature.1 Alternatively, the stability of the epitaxial growth process can also be affected by a changing temperature of the reactor quartz tube. During epitaxial growth, deposition occurs on the wafer surface, the surrounding susceptor and, to a certain degree, also on the cooled reactor quartz tube. The coating on the quartz tube affects its (unwanted) light adsorption from the heating lamps. This effect increases the temperature of the reactor tube and, as a result, also the temperature distribution of the process gases inside the reactor. This, in turn, results in (small) variations in growth rate which are expected to vary over the wafer surface. The uncontrolled deposition on the quartz might, therefore, be responsible for the drift in thickness uniformity over the wafer as experimentally observed for thicker layers. The results discussed so far have been obtained in the epi-system, which does not allow to monitor and control the quartz temperature. An improved control of the reactor quartz temperature does lead to a reduced variation in growth rate as well as a reduced degradation of the within-wafer non-uniformity in layer thickness. For the newer epi-system, which enables a better control of the reactor tube temperature,<sup>2</sup> the variation in within-wafer uniformity and the vertical layer-tolayer uniformity are indeed less severe.

Figure 9 compares a selection of XRD spectra as obtained from epitaxial multi-stacks grown on both epi-systems. In this example, the epitaxial growth started with the deposition of a 200 or 225 nm thick Si-buffer, followed by the repeating deposition of three bilayers consisting of {15 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>/60 or 65 nm Si}, and finished by a final 15 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>-layer and a 20 or 25 nm thick Si-cap. During the execution of the growth studies, the individual layer thicknesses have been slightly adapted, motivated by optimizations in the device integration flow. These (small) modifications in the layer stack do not affect the conclusions of the reported experiment. At the center of the wafer, the XRD spectra are well defined, independent of the chosen epi-system. For the layers grown in the "older" epi-system, the XRD spectra taken further away from the center are less well defined. The background is higher and the individual peaks are less well resolved. The latter is most likely explained by variations in the individual thicknesses of the  $Si_{0.8}Ge_{0.2}$ and/or Si layers, as confirmed by cross-sectional TEM. These layer-to-layer variations in thickness are also expected from the previous discussion as the nominal total epi thickness of 460 nm is higher than the minimal thickness above which changes in growth  $\frac{3}{6}$ rate have been observed (Fig. 8). The XRD spectra as measured for



 $\textbf{FIG. 9.} \hspace{0.2cm} \textbf{SI_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2})/200} \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{25} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2})/200} \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{225} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{nm} \hspace{0.1cm} \textbf{Si_{0.8}Ge_{0.2}-cap/3} \times (60 \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \textbf{65} \hspace{0.1cm} \text{or} \hspace{0.1cm} \textbf{65} \hspace{0.1$ Si-buffer//Si substrate and for different positions over the wafer and the extracted layer thicknesses obtained from the different XRD spectra. The results on the top (bottom) line have been obtained from an epi-layer grown in the "older" ("newer") epi-system, where the "newer" systems allow a better control of the temperature of the cooled quartz reactor. For the results shown in the top line, it was not possible to get a reliable fit for the XRD data obtained at a radius of 130 mm from the wafer center. The layer reported in the bottom line has slightly higher nominal Si thicknesses.

the epi-layer grown in the "newer" epi-system, which allows a better control of the quartz temperature, show less variation as a function of the position over the wafer (Fig. 9, bottom line). The widening of the individual peaks is clearly less pronounced. This illustrates improvements in (vertical) layer-to-layer thickness uniformities for the Si<sub>0.8</sub>Ge<sub>0.2</sub> and the Si layers, as again confirmed by TEM inspections. The individual layer thicknesses of the multi-stack have been extracted using a fitting model, which assumes that all repeating Si<sub>0.8</sub>Ge<sub>0.2</sub> layers have the same thickness and composition. The same assumption was made for the three Si layers in the repeating part of the stack. The thicknesses, extracted from the XRD spectra reported in the top line of Fig. 9, show again a layer thickening toward the edge of the wafer. This layer thickening is larger compared to the non-uniformity achieved during process tuning, but it is in line with cross-sectional TEM results. Here, it needs to be noted that for the spectrum measured at a radius of 130 mm from the center, a reliable data fitting was not possible. A better lateral uniformity in layer thickness has been obtained for the multi-stack grown in the newer epi-system. The within-wafer uniformity in layer thickness is, for all individual layers, very close to those obtained for tuning experiments where single Si<sub>0.8</sub>Ge<sub>0.2</sub>-layers and Si-cap/Si<sub>0.8</sub>Ge<sub>0.2</sub>-bilayers were grown. Similar improvements in the vertical and lateral layer uniformities have been obtained for multi-stacks consisting of 30×{65 nm Si/15 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>} bilayers.

### C. 30×bilayers without misfit dislocations at the wafer edge

In Sec. IV A, we reported the ability to deposit multi-stacks containing 120×{65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>} bilayers which are, at the inner part of the wafer, fully strained. However, near the edge of the wafer, misfit dislocations are formed as the wafer edge lowers the energy barrier to form misfit dislocations. 12,16,17 The density and the length of these misfit dislocations vary with the number of Si/Si<sub>1-x</sub>Ge<sub>x</sub> bilayers (Fig. 10) and also as a function of the lattice mismatch between the  $Si_{1-x}Ge_x$  layers and the Si substrate (Figs. 11 and 12). AFM measurements across the wafer were acquired on a wafer that contains 30 bilayers, confirming smooth surfaces without crosshatch (except for the wafer edge), and quadratic mean (Rq) values falling in the range of 96-110 pm. The presence of misfit dislocations near the wafer edge can also be visualized by x-ray topography (XRT) and room temperature photoluminescence measurements. 43,44 For the latter, no misfit dislocations are seen at the inner part of the wafers as shown in Figs. 13(a) and 13(c) for multi-stacks consisting of 30 and 60 bilayers, respectively. In the case of the stack that consists of 30 pairs of {65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>} layers, the areas near [110] and equivalent oriented wafer edges are also free of misfit dislocations [Fig. 13(b), 0°, 90°, and 180°]. These are the parts of the wafer edge, parallel or perpendicular to the tangent at the wafer notch. In these directions, the crystal structure, consisting of two interpenetrating face centered cubic cells, contains a row of zigzag bonds. Misfit dislocations are, however, visible in the remaining area near the wafer edge, having interrupted zigzag bonds [Fig. 13(b), 45° and 135°, and Fig. 10]. In the case of 60 bilayers, misfit dislocations are present at the rim of the wafer at every angle [Fig. 13(c)], although the density of misfits might be somewhat lower when the



FIG. 10. Presence of misfit dislocations near the edge of the wafer as seen for multi-stacks containing 30×or 60× {65 nm Si/10 nm  $Si_{0.8}Ge_{0.2}$ } bilayers and visualized by KLA Surfscan® SP5 LPD maps and haze maps.

wafer edge is parallel to the [110] or equivalent directions [Figs. 10 and 13(d)].

The drive for layer relaxation can be reduced by reducing the lattice mismatch between the  $Si_{1-x}Ge_x$  layers and the Si substrate. This can be obtained by either reducing the Ge content in the  $Si_{1-x}Ge_x$  layers  $^{10,11}$  or by adding C into the  $Si_{1-x}Ge_x$  lattice. The Ge concentration in the  $Si_{1-x}Ge_x$  is typically controlled by adjusting the gas flows of the Si- and Ge-precursors. When growing the Si/Si<sub>1-x</sub>Ge<sub>x</sub> multi-stacks on 300 mm wafers, the highest possible 8 growth rates were targeted. For the Si<sub>1-x</sub>Ge<sub>x</sub> growth, the highest possible DCS gas flow was used and the Ge concentration has  $\frac{8}{20}$ been controlled by varying the GeH<sub>4</sub> gas flow. In this way, the Ge & concentration can, in a controllable way, be reduced down to a certain value, which depends on the size of the mass flow controller (typically, it is advised not to use gas flows lower than 5% of the maximal flow range). The two ASM Intrepid® cluster tools used in this work have slightly different hardware configurations. As a result, the lowest controllable Ge concentration, obtained by changing the GeH<sub>4</sub> gas flow, slightly differs for both systems. The Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub> layers can be further reduced by adding SiH<sub>4</sub> to the DCS/GeH<sub>4</sub> gas mixture. Figure 11 shows some typical examples of LPD maps as obtained for multistacks containing 30×{65 nm Si/15 nm Si $_{1-x}Ge_x\}$  bilayers where the Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub> has been varied and different combinations of process gases have been used. A reduction of the Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub> layers reduces the driving force to form misfit dislocations, as mentioned before. In addition, adding SiH<sub>4</sub> to the DCS/GeH<sub>4</sub> gas mixture leads to a small reduction of the thermal budget during epitaxial growth, as the addition of SiH<sub>4</sub> to the gas mixture results in an increased  $Si_{1-x}Ge_x$  growth rate and the deposition times have been reduced accordingly. Near the edge of the wafers, both the density and the length of the misfit dislocations are reduced with reducing Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub>. However, the addition of SiH<sub>4</sub> to the DCS/GeH<sub>4</sub> gas mixture increases the risk to incorporate crystal imperfections during the



FIG. 11. KLA Surfscan® SP5 LPD maps taken with an edge exclusion of 3 mm, showing how the number of misfit dislocations near the edge of the wafer decreases with decreasing Ge content as observed for multi-stacks containing 30×{65 nm Si/15 nm Si<sub>1-x</sub>Ge<sub>x</sub>} bilayers. The green lines at the edge of the wafer reflect the presence of 1-xGe<sub>x</sub>} bilayers. The green lines at the edge of the water reflect the presence of ct the presence of particles and growth imperfections with a diameter of ≥55 nm. A stressor layer. The "Maltese cross" that is visible in the center figure is a well-known surface.

Surface 48 and more recently by chemical reactions in the gas phase leading to clustering and adsorption on the growing surface. 49 Lattice misfit dislocations. The smaller dots that are (eventually) present all over the wafer reflect the presence of particles and growth imperfections with a diameter of ≥55 nm. A part of these LPDs is being added during the deposition of the backside silicon nitride stressor layer. The "Maltese cross" that is visible in the center figure is a well-known measurement artifact and ignored in the discussion.

growth (Fig. 11, middle line, and x = 0.10). This wafer shows indeed a uniform increase of small LPDs all over the wafer, which cannot be assigned to front-side damage during the deposition of the silicon nitride stressor layer on the wafer backside. These growth imperfections are expected to be polycrystalline or amorphous. In early work, they have been predicted to appear if the ratio of the incoming atom flux on the growing surface and the self-diffusion coefficient of silicon needed to arrange the arriving atoms on proper lattice sites are out of balance.<sup>47</sup> Other groups explained the amorphous defects by the formation of clusters of hydrogen and/or contaminant atoms severely poising available lattice sites on the wafer



FIG. 12. Misfit dislocations as observed by Nomarski microscopy for (a)  $50\times\{20\,\text{nm} \quad Si_{1}10\,\text{nm} \quad Si_{0.789}Ge_{0.211}\} \quad \text{and} \quad \text{(b)} \quad 50\times\{20\,\text{nm} \quad Si_{0.785}Ge_{0.210}C_{0.0046}\} \quad \text{epitaxially grown on } 200\,\text{mm} \quad Si \text{ substrates}.$ 

leading to clustering and adsorption on the growing surface. 49 Lattice defects can act as nucleation sources for misfit dislocations, also at the inner part of the wafer. 18 The formation of these growth imperfections can be largely suppressed by maintaining a Cl-passivated growth surface during the transition between two growth steps (Fig. 11, bottom line, and x = 0.10). While Si growth and etch is being kept in balance on defect free areas, the presence of Cl either enables a successful removal of previously formed amorphous growth imperfections or the Cl passivation suppresses the formation of amorphous Si on the wafer surface. The latter should occur at the initial stage of defect formation. The improvement in material quality goes together with a partial reduction of the number of misfit dislocations at the edge of the wafer. The complete avoidance of the formation of misfit dislocations has, for the given set of growth conditions, been obtained for a Ge concentration of 6.6%. The 30×{65 nm Si/15 nm Si<sub>0.934</sub>Ge<sub>0.066</sub>} bilayers were epitaxially grown on a 300 mm Si wafer and the total Si<sub>0.934</sub>Ge<sub>0.066</sub> thickness (450 nm) exceeds the critical thickness for layer relaxation (200 nm, taking into account a doubling of the critical thickness for Si/Si<sub>1-x</sub>Ge<sub>x</sub> hetero-layers). The suppression of misfit formation near the wafer edge is also reflected in the surface haze values. The presence of misfit dislocations near the edge of the wafer is reflected by a higher surface haze. For wafers without misfit dislocations, the surface haze is more uniform and also near the



FIG. 13. 1400 nm long pass filter PL measured on epitaxial {65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>} bilayers. The field of view is 140×175  $\mu$ m², and R is the radial distance from the wafer center. (a) and (b) 30× bilayers. (c) and (d) 60× bilayers. (a) and (c) From center to edge over the wafer. (b) and (d) At different positions near the edge of the wafer (R = 147 mm), where 0° is at the east side of the wafer and the rotation is done counterclockwise.

edge closer to the (lower) values obtained at the inner part of the wafer. The "Maltese cross," which is visible in the center figure, is a well-known measurement artifact and ignored in the discussion. The Maltese cross is due to the fact that the overall analysis is directional, i.e., not axis symmetric.2

A reduction in the Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub> layers immediately affects the Si<sub>1-x</sub>Ge<sub>x</sub> etching characteristics, <sup>50,5</sup> are applied at a later stage in the 3D DRAM device flow. With reducing Ge concentration, it might be more difficult to maintain a high etching selectivity between Si<sub>1-x</sub>Ge<sub>x</sub> and Si. Therefore, the alternative option, to reduce the lattice mismatch by C co-alloying, is also being considered.<sup>52</sup> In addition, it has been reported that the presence of C at the Si-top/Si<sub>1-x</sub>Ge<sub>x</sub> interface helps to maintain steep gradients in composition.<sup>53</sup> On the other hand, the (metastable) solubility of C in Si<sub>1-x</sub>Ge<sub>x</sub> is limited. A high Si<sub>1-x-y</sub>Ge<sub>x</sub>C<sub>y</sub> material quality can only be maintained up to a critical carbon concentration, which depends on the growth conditions. 19,54 The 300 mm ASM-Intrepid® clusters used in this work are not equipped with a C-precursor gas, while methylsilane (SiH<sub>3</sub>CH<sub>3</sub>) is available on one of our 200 mm ASM-Epsilon®2000 epi-reactors. Some limited growth tests were done to illustrate the impact of C on layer relaxation. In this case, SiH<sub>4</sub> (instead of DCS) and GeH<sub>4</sub> were used as process gases for the deposition of the Si<sub>1-x</sub>Ge<sub>x</sub> and Si<sub>1-x-y</sub>Ge<sub>x</sub>C<sub>y</sub> layers, while SiH<sub>4</sub> was also used for Si deposition. The nominal deposition temperature was 600 °C for all layers. Figure 12 shows the surface morphology as observed at the inner part of the wafer for multistacks consisting of 50 pairs of {20 nm Si/10 nm Si<sub>0.789</sub>Ge<sub>0.211</sub>} and 50 pairs of  $\{20 \text{ nm Si}/10 \text{ nm Si}_{0.785}\text{Ge}_{0.210}\text{C}_{0.0046}\}$ , respectively. The addition of SiH<sub>3</sub>-CH<sub>3</sub> to the gas mixture has a small impact on the deposition rate and the deposition times have been adjusted accordingly. The higher growth rate at relatively low growth temperatures, as obtained when using SiH4 (instead of DCS) as Si precursor gas during Si<sub>0.789</sub>Ge<sub>0.211</sub> and Si-growth, goes together with an enhanced risk for the incorporation of crystal imperfections during the growth. <sup>19</sup> In Fig. 12(a), these growth imperfections are

visible as "white dots." Growth imperfections can act as nucleation sources for misfit dislocations, as mentioned earlier. 18 As a result, the multi-stack consisting of 50×{20 nm Si/10 nm Si<sub>0.789</sub>Ge<sub>0.211</sub>} bilayers is partially relaxed and misfit dislocations are seen all over the wafer [Fig. 12(a)]. The addition of a nominal C concentration of 0.46% into the  $Si_{0.789}Ge_{0.211}$  reduces the lattice mismatch equivalent to an effective Ge concentration of ~15.9% as extracted from XRD measurements. This reduction in lattice mismatch is reflected in the surface morphology of the multi-stack where Si<sub>0.789</sub>Ge<sub>0.211</sub> 89 has been replaced by  $Si_{0.785}Ge_{0.210}C_{0.0046}$ . For this epi-stack, the has been replaced by  $Sl_{0.785}Ge_{0.210}C_{0.0046}$ . For this epi-stack, the density of misfit dislocations at the inner part of the wafer is significantly reduced [Fig. 12(b)].

### V. SUMMARY

Strained layer stacks containing up to 120 pairs (241 sub-layers) of {65 nm Si/10 nm Si<sub>0.8</sub>Ge<sub>0.2</sub>} and epitaxially grown on 300 mm Si(001) wafers are reported. Such layers are of interest for 3D DRAM device concepts. While the inner part of the wafer is fully strained and free of misfit dislocations, misfit dislocations are formed near the rim of the wafer, as the wafer edge lowers the energy barrier to form misfit locations. The drive for layer relaxation is reduced by reducing the lattice mismatch between Si and  $\text{Si}_{1-x}\text{Ge}_x$ . This can be achieved either by adding carbon into the Si<sub>1-x</sub>Ge<sub>x</sub> or by reducing the Ge concentration in the Si<sub>1-x</sub>Ge<sub>x</sub> layers. Epitaxial layers containing  $30 \times \{65 \text{ nm Si}/15 \text{ nm Si}_{0.934}\text{Ge}_{0.066}\}$  bilayers which are, over the full 300 mm wafer, free of misfit dislocations have been processed. However, this modification in composition has a direct impact on the etching characteristics during the lateral Si<sub>1-x</sub>Ge<sub>x</sub> recess later in the device flow. Maintaining a high etching selectivity of Si<sub>1-x</sub>Ge<sub>x</sub> with respect to the adjacent Si layers becomes significantly more challenging with decreasing Ge concentration. The effect of co-alloying Si<sub>1-x</sub>Ge<sub>x</sub> with C on the etching characteristics still needs to be investigated. The variation in etching characteristics might be different for wet-chemical vs dry etching routines. First in-house

studies using a wet-chemical etching routine showed a limited impact on etching selectivity. The growth conditions have been chosen to provide 2D layer growth and keeping a balance between acceptable throughput and the sharpest possible interfaces although Si/Ge interdiffusion during the epitaxial growth of the up to  $9\mu m$ thick layers was not completely suppressed. The Si/Si<sub>1-x</sub>Ge<sub>x</sub> and Si<sub>1-x</sub>Ge<sub>x</sub>/Si interface thicknesses indeed increase from the top to the bottom of the layer stack. A variation in interface characteristics might also affect the etching characteristics during lateral Si<sub>1-x</sub>Ge<sub>x</sub> recess. Its impact on the thickness and thickness uniformity of the final Si channels is not a priori clear as the lateral Si<sub>1-x</sub>Ge<sub>x</sub> recess is followed by a vertical thinning of the Si layers. The impact of the top-to-bottom variation in interface thickness on the characteristics of the Si channels needs to be investigated. The formation of growth imperfections, acting as nucleation centers for misfit dislocations, is a severe risk when using SiH4 as process gas. It has been largely suppressed by maintaining a Cl-passivated growth surface during the transition between two growth steps. Deposition on the reactor quartz tube might affect the temperature distribution of the process gases inside the reactor, leading to variations in both layer-to-layer and within-wafer uniformities during the epitaxial growth. Improvements in temperature control of the reactor tube allow (partial) circumvention of these issues.

### **ACKNOWLEDGMENTS**

Imec's CMOS core partners, the European Commission, local authorities, and Imec's 300 mm pilot line are acknowledged for their support. Special thanks go to Árpád Kerekes and Tamás Sipőcz from the Semilab Semiconductor Physics Laboratory Co. Ltd. (Hungary) for executing the room temperature PL measurements.

### **AUTHOR DECLARATIONS**

### Conflict of Interest

The authors have no conflicts to disclose.

### **Author Contributions**

R. Loo: Investigation (lead); Methodology (lead); Writing - original draft (lead); Writing - review & editing (lead). M. Beggiato: Investigation (supporting); Methodology (supporting); Writing review & editing (supporting). Y. Shimura: Formal analysis (supporting); Investigation (supporting); Methodology (supporting); Writing - review & editing (supporting). N. Rassoul: Conceptualization (equal); Investigation (supporting); Methodology (supporting); Writing - review & editing (supporting). W. Vanherle: Investigation (supporting); Writing - review & editing (supporting). F. Seidel: Methodology (supporting); Writing - review & editing (supporting). K. Paulussen: Methodology (supporting); Writing review & editing (supporting). A. Merkulov: Methodology (supporting); Writing - review & editing (supporting). M. Ayyad: Methodology (supporting); Writing - review & editing (supporting). I. Lee: Supervision (supporting); Writing - review & editing (supporting). A. Belmonte: Conceptualization (equal); Funding acquisition (lead); Project administration (lead); Supervision (equal); Writing - review & editing (supporting). R. Langer: Supervision (equal); Writing - review & editing (supporting).

### **DATA AVAILABILITY**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

#### REFERENCES

<sup>1</sup>N. Chandrasekaran, Futuristic Memory and Storage Solutions (Imec Technology Forum, 2023).

<sup>2</sup>M. Huang, S. Si, Z. He, Y. Zhou, S. Li, H. Wang, J. Liu, D. Xie, M. Yang, K. You, C. Choi, Y. Tang, X. Li, S. Qian, X. Yang, L. Hou, W. Bai, Z. Liu, Y. Tang, Q. Wu, Y. Wang, T. Dou, J. Kim, G.-L Wang, J. Bai, A. Takao, C. Zhao, A. Yoo, in 2023 IEEE International Memory Workshop (IMW) (IEEE, 2023), p. 1. <sup>3</sup>J. W. Han, S. H. Park, M. Y. Jeong, K. S. Lee, K. N. Kim, H. J. Kim, J. C. Shin, S. M. Park, S. H. Shin, S. W. Park, K. S. Lee, J. H. Lee, S. H. Kim, B. C Kim, M. H. Jung, I. Y. Yoon, H. Kim, S. U. Jang, K. J. Park, Y. K. Kim, I. G. Kim, J. H. Oh, S. Y. Han, B. S. Kim, B. J. Kuh, and J. M. Park, in 2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits) (IEEE, 2023), p. 1 (Abstract TFS1-1).

<sup>4</sup>T. Tran, B. Barry, and K. Parekh, in 2023 International Electron Devices Meeting (IEDM) (IEEE, 2023), p. 1 (Abstract no. 1.2).

<sup>5</sup>K. S. Choi, S. H. Kim, J. W. Seo, H. S. Kang, S. W. Chu, S. W. Bae, J. H. Kwon, G. S. Kim, Y. T. Park, J. H. Kwak, D. I. Song, S. M. Park, Y. T. Kim, K. C. Jang, J. S. Cho, H. S. Lee, B. H. Lee, J. W. Park, J. H. Lee, H. Kwon, D. S. You, C. S. Hyun, J. J. Lee, S. C. Lee, I. D. Kim, J. H. Myung, H. S. Won, J. H. Chun, K. H. Kim, J. H. Kang, S. B. Kim, K. H. Lee, S. O. Chung, S. S. Kim, I. S. Jin, B. K. Lee, C. W. Kim, J. Park, and S. Y. Cha, in 2024 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits) (IEEE, 2024), p. 1

<sup>6</sup>Y. Muraki, Y. Oniki, P. P. Gowda, E. Altamirano-Sánchez, H. Mertens, <sub>S</sub> N. Horiguchi, F. Holsteyns, S. Kal, C. Alix, K. Kumar, A. Mosden, T. Hurd, and N. Takahashi, Proc. SPIE PC12056, PC1205604 (2022).

7F. J. Lopez Villanueva, F. Sebaai, E. Altamirano-Sanchez, and A. Klipp, Solid State Phenom. 346, 29 (2023).

8S. Lee, W. Lee, and S. Lim, Solid State Phenom. 346, 40 (2023).

9L. Vescan, W. Jäger, C. Dieker, K. Schmidt, A. Hartmann, and H. Lüth, MRS

Proc. 263, 23 (1992).

<sup>10</sup>D. J. Paul, Semicond. Sci. Technol. **19**, R75 (2004).

<sup>11</sup>J. M. Hartmann, A. Abbadie, and S. Favier, J. Appl. Phys. 110, 083529 (2011). 12R. Loo, A. Jourdain, G. Rengo, C. Porret, A. Hikavyy, M. Liebens, L. Becker, P. Storck, G. Beyer, and E. Beyne, ECS J. Solid State Sci. Technol. 10, 014001 (2021).

13Z. Kong, H. Lin, H. Wang, Y. Song, J. Li, X. Liu, A. Du, Y. Miao, Y. Zhang, Y. Ren, C. Li, J. Yu, J. Liu, J. Liu, Q. Zhang, J. Gao, H. Li, X. Wang, J. Li, H. H. Radamson, C. Zhao, T. Ye, and G. Wang, J. Semicond. 44, 124101 (2023). 14J. M. Hartmann, A. M. Papon, J. P. Colonna, T. Ernst, and T. Billon, ECS Trans. 16(10), 341 (2008).

15H. Wang, X. Wang, Y. Song, X. Liu, Y. Zhang, X. Liu, G. Wang, and C. Zhao, J. Mater. Sci.: Mater. Electron. 36, 109 (2025).

<sup>16</sup>C. Porret, A. Hikavyy, J. F. Gomez Granados, S. Baudot, A. Vohra, B. Kunert, B. Douhard, J. Bogdanowicz, M. Schaekers, D. Kohen, J. Margetis, J. Tolle, L. P. B. Lima, A. Sammak, G. Scappucci, E. Rosseel, R. Langer, and R. Loo, ECS J. Solid State Sci. Technol. 8(8), P392 (2019).

17L. Becker, P. Storck, Y. Liu, G. Schwalb, T. Schroeder, I. A. Fischer, and M. Albrecht, J. Appl. Phys. 135, 205303 (2024).

18 L. Vescan, C. Dieker, R. Loo, R. Apetz, A. Hartmann, S. Wickenhäuser, and H. Lüth, Mater. Sci. Technol. 11(4), 421 (1995).

19P. Meunier-Beillard, M. Caymax, K. Van Nieuwenhuysen, G. Doumen, B. Brijs, M. Hopstaken, L. Geenen, and W. Vandervorst, Appl. Surf. Sci. 224, 31

20 J. M. Hartmann, A. M. Papon, J. P. Barnes, and T. Billon, J. Cryst. Growth 311, 3152 (2009).

- <sup>21</sup>See https://www.asm.com/our-technology-products/epitaxy/intrepid-es for a description of the ASM Intrepid® RP-CVD cluster tools for epitaxial growth on 300 mm wafers.
- <sup>22</sup>W. B. de Boer, ECS Trans. 16(10), 13 (2008).
- <sup>23</sup>See https://www.asm.com/our-technology-products/epitaxy/epsilon-2000 for a description of the ASM Epsilon single-wafer epitaxy tool.
- <sup>24</sup>·T. Brunner, V. Menon, C. Wong, N. Felix, M. Pike, O. Gluschenkov, M. Belyansky, P. Vukkadala, S. Veeraraghavan, S. Klein, C. H. Hoo, and J. Sinha, Proc. SPIE **9052**, 90520U (2014).
- 25 S. Pidin, T. Mori, K. Inoue, S. Fukuta, N. Itoh, E. Mutoh, K. Ohkoshi, R. Nakamura, K. Kobayashi, K. Kawamura, T. Saiki, S. Fukuyama, S. Satoh, M. Kase, and K. Hashimoto, in *IEDM Technical Digest. IEEE International Electron Devices Meeting* (IEEE, 2004), p. 213.
- <sup>26</sup>K. Wostyn, K. Kenis, D. Rondas, R. Loo, A. Hikavyy, S. Dhayalan, B. Douhard, P. Mertens, F. Holsteyns, S. De Gendt, G. Simpson, G. Bast, and K. Swaminathan, ECS Trans. 64, 989 (2014).
- <sup>27</sup>A. Okamoto, H. Kuniyasu, and T. Hattori, IEEE Trans. Semicond. Manuf. 19, 372 (2006).
- <sup>28</sup>S. Halder, R. Vos, W. Masayuki, K. Kenis, T. Bearda, S. Radovanović, P. Dighe, L. H. A. Leunissen, and P. W. Mertens, IEEE Trans. Semicond. Manuf. 22, 587 (2009).
- <sup>29</sup>M. Beggiato, D. Cerbu, R. Loo, W. Sun, A. Moussa, G. Bast, K. Fukaya, C. Beral, A.-L. Charley, N. Janardan, A. Cross, G. Lorusso, M. Isawa, A. Belmonte, G. Sankar Kar, and J. Bogdanowicz, Proc. SPIE **12955**, 129551F (2024).
- 30K. Sah, A. Cross, M. Plihal, V. Anantha, R. Babulnath, D. Fung, P. De Bisschop, and S. Halder, Proc. SPIE 10809, 1080909 (2018).
- <sup>31</sup>J. Frascaroli, M. Tonini, S. Colombo, L. Livellara, L. Mariani, P. Targa, R. Fumagalli, V. Samu, M. Nagy, G. Molnár, Á Horváth, Z. Bartal, Z. Kiss, T. Sipocz, and I. Mica, IEEE Trans. Semicond. Manuf. 35(3), 540 (2022).
- 32 J. Frascaroli, S. Colombo, R. Fumagalli, I. Mica, L. Livellara, V. Samu, and G. Molnár, Phys. Status Solidi A 219(17), 2200150 (2022).
- <sup>33</sup>R. Loo, M. Caymax, M. Libezny, G. Blavier, B. Brijs, L. Geenen, and W. Vandervorst, J. Electrochem. Soc. 147, 751 (2000).
- 34R. Loo, M. Caymax, G. Blavier, and S. Kremer, Proc. SPIE 4406, 131 (2001).
- 35P. Favia, O. Richard, G. Eneman, H. Mertens, H. Arimura, E. Capogreco, A. Hikavyy, L. Witters, P. Kundu, R. Loo, E. Vancoille, and H. Bender, Semicond. Sci. Technol. 34, 124003 (2019).
- <sup>36</sup>E. de Chambost, A. Merkulov, P. Peres, B. Rasser, and M. Schuhmacher, Appl. Surf. Sci. 231–232, 949 (2004).
- <sup>37</sup>J. M. Hartmann, V. Loup, G. Rolland, P. Holliger, F. Laugier, C. Vannuffel, and M. N. Séméria, J. Cryst. Growth 236, 10 (2002).

- <sup>38</sup>B. Vincent, R. Loo, W. Vandervorst, G. Brammertz, and M. Caymax, J. Cryst. Growth 312, 2671 (2010).
- <sup>39</sup>D. Kohen, V. D'Costa, N. Bhargava, and J. Tolle, Semicond. Sci. Technol. 33(10), 104003 (2018).
- <sup>40</sup>Z. Kong, Y. Song, H. Wang, X. Liu, X. Wang, J. Liu, B. Li, J. Su, X. Tan, Q. Luan, H. Lin, Y. Ren, Y. Zhang, J. Liu, J. Li, A. Du, H. H. Radamson, C. Zhao, T. Ye, and G. Wang, ACS Appl. Mater. Interfaces 15(48), 56567 (2023).
- <sup>41</sup>R. Loo, A. Hikavyy, F. Leys, M. Wada, K. Sano, B. De Vos, A. Pacco, M. Bargallo Gonzalez, E. Simoen, P. Verheyen, W. Vanherle, and M. Caymax, Solid State Phenom. **145–146**, 177 (2009).
- <sup>42</sup>O. Dyck, D. N. Leonard, L. F. Edge, C. A. Jackson, E. J. Pritchett, P. W. Deelman, and J. D. Poplawsky, Adv. Mater. Interfaces 4, 1700622 (2017).
- <sup>43</sup>M. Beggiato, R. Loo, W. Sun, A. Moussa, G. Bast, K. Fukaya, D. Cerbu, N. Janardan, K. Chirko, H. Han, G. Bast, G. Santoro, G. Lorusso, M. Isawa, C. Kranert, P. Wimmer, C. Reimann, M. Kuhn, A. Vigliante, A. Belmonte, A. Cross, A. Cockburn, C. Beral, A.-L. Charley, G. S. Kar, and J. Bogdanowicz, Proc. SPIE 13426, 1342612 (2025).
- <sup>44</sup>R. Loo, A. Akula, Y. Shimura, C. Porret, E. Rosseel, T. Dursap, A. Y. Hikavyy, M. Beggiato, J. Bogdanowicz, A. Merkulov, M. Ayyad, H. Han, O. Richard, A. Impagnatiello, D. Wang, K. Yamamoto, T. Sipócz, Á Kerekes, H. Mertens, N. Horiguchi, and R. Langer, ECS J. Solid State Sci. Technol. 14, 015003 (2025).
- <sup>45</sup>K. Brunner, O. G. Schmidt, W. Winter, K. Eberl, M. Glück, and U. König, J. Vac. Sci. Technol. B 16, 1701–1706 (1998).
- <sup>46</sup>S. K. Dhayalan, R. Loo, A. Hikavyy, E. Rosseel, H. Bender, O. Richard, and W. Vandervorst, J. Cryst. Growth **426**, 75 (2015).
- <sup>47</sup>J. Bloem, J. Cryst. Growth **18**(1), 70 (1973).
- <sup>48</sup>S. Wirths, D. Buca, and S. Mantl, Prog. Cryst. Growth Charact. Mater. **62**, 1 (2016).
- <sup>49</sup>R. Loo, A. Hikavyy, D. Wang, K. Yamamoto, T. Sipócz, Á. Kerekes, A. Akula, and Y. Shimura, in 2023 International Conference on Solid State Devices and Materials (Japan Society of Applied Physics, 2023).
- Materials (Japan Society of Applied Physics, 2023).

  50H. Kawarazaki, T. Nakano, T. Ishizu, T. Tanaka, W. Liu, J. Chen, T. Kawashima, A. Wu, F. Sebai, J.-G. Lai, Y. Oniki, and E. Altamirano Sanchez, Solid State Phenom. 346, 23 (2023).
- 51 F. J. Lopez Villanueva, F. Sebaai, E. Altamirano-Sanchez, and A. Klipp, Solid State Phenom. 346, 29 (2023).
- 52S. Van Aerde, W. Verweij, B. Jongbloed, D. Pierreux, K. Houben, R. Khazaka, F. Aryeetey, P. Westrom, O. Elleuch, and C. Miskin, U.S. patent application US 2023/0223255 Al (13 July 2023).
- 53 Y. Yamamoto, W.-C. Wen, and B. Tillack, Jpn J. Appl. Phys. 62, SC0805 (2023).
- <sup>54</sup>C. Calmes, D. Bouchier, D. Débarre, and C. Clerc, Appl. Phys. Lett. **81**, 2746 (2002)